(CellTypeName "InvertingLatchWithPreset") (Ports ("Clock" (G D) ($BIDIR)) ("nPreset" (G D) ($BIDIR)) ("D" (G D) ($BIDIR)) ("nQ" (G D) ($BIDIR)) ("Vdd" (G D) ($BIDIR)) ("Gnd" (G D) ($BIDIR)) ("BiasMinus" (G D) ($BIDIR))) (PrivateFollows) (N "BiasMinus" (G D)) (N "Clock" (G D)) (N "D" (G D)) (N "Gnd" (G D)) (N "Vdd" (G D)) (N "inl" (G D)) (N "nPreset" (G D)) (N "nQ" (G D)) (N "t1" (G D)) (PN "Clock" "Clock") (PN "nPreset" "nPreset") (PN "D" "D") (PN "nQ" "nQ") (PN "Vdd" "Vdd") (PN "Gnd" "Gnd") (PN "BiasMinus" "BiasMinus") (CI "bias" "Transistor[strength: drive, positive: TRUE, mode: Enhancement, unidirectional: TRUE, biased: TRUE, offStrength: driveWeak]" (G D) (CIC ("gate" "BiasMinus") ("ch1" "Gnd") ("ch2" "t1"))) (CI "latch" "Transistor[strength: drive, positive: TRUE, mode: Enhancement, unidirectional: FALSE, biased: FALSE, offStrength: none]" (G D) (CIC ("gate" "Clock") ("ch1" "D") ("ch2" "inl"))) (CI "pd1" "Transistor[strength: drive, positive: TRUE, mode: Enhancement, unidirectional: FALSE, biased: FALSE, offStrength: none]" (G D) (CIC ("gate" "inl") ("ch1" "Gnd") ("ch2" "nQ"))) (CI "pd2" "Transistor[strength: drive, positive: TRUE, mode: Enhancement, unidirectional: FALSE, biased: FALSE, offStrength: none]" (G D) (CIC ("gate" "nQ") ("ch1" "t1") ("ch2" "inl"))) (CI "pu1" "Transistor[strength: drive, positive: FALSE, mode: Enhancement, unidirectional: FALSE, biased: FALSE, offStrength: none]" (G D) (CIC ("gate" "inl") ("ch1" "Vdd") ("ch2" "nQ"))) (CI "pu2" "Transistor[strength: driveWeak, positive: FALSE, mode: Enhancement, unidirectional: TRUE, biased: FALSE, offStrength: none]" (G D) (CIC ("gate" "nQ") ("ch1" "Vdd") ("ch2" "inl"))) (CI "pu3" "Transistor[strength: drive, positive: FALSE, mode: Enhancement, unidirectional: FALSE, biased: FALSE, offStrength: none]" (G D) (CIC ("gate" "nPreset") ("ch1" "Vdd") ("ch2" "inl")))