Following the order of pins given in Section 2.0, describe each of the pins. A couple of examples follow. Copy more table entries as needed.
Pin Name I/O Pin Description
Vdd I The positive power supply+5V; provided through 16 pins
Gnd I The common ground provided through 16 pins. Used by all circuitry except the final stage of low-voltage amplifiers.
Gnd2V I A special ground used only by the pull-down on the last stage of the 30 low-voltage amplifiers. It is available as a solid bar on top of the circuit, and offers 38 double-bonding sites.
RecAdj I RecAdj is an approximately 3V analog signal that sets the threshold on 2V external logic receivers.
CKRecAdj I CKRecAdj is similar to RecAdj, but used to adjust the threshold of the receiver for Clock and nEClock.
nEClock I The inverted early clock runs through a digital delay line and amplification stages to become the clock for BIC and a slave circuit.
Clock I The reference clock is carefully distributed throughout the machine to minimize skew. Its load inside BIC is kept to a minimum: it is only used to sample ExtCKIn and ChipCKOut.
LocCKOut O The output of one delay line; it should normally be connected externally to ChipCKIn.
ChipCKIn I The high-power clock for BIC itself; it runs through a tw0-stage amplifier and is distributed throughout the chip.
ChipCKOut O The result of amplifying ChipCKIn, made public for testing purposes.
ExtCKOut O The output of the other delay line; it provides the clock to a slave chip.
ExtCKIn I The clock sent back by the slave after amplification. It can be compared to Clock and used to adjust the delay line.
DBusIn[0..7) I
DBusOut O The output of the selected DBus scan path. It is a tri-state wire if no scan path is selected.
DCS[0..3) O The DBus chip select is used to address any of 3 other chips on the hybrid. Typically it is the DSelect of one slave.
DOEn I DBus Output Enable. When asserted, the three generic DBus drivers on the Dynabus side are active, otherwise they are tristate (high).
nSStop I The synchronous stop, asserted by the arbiter. Should not be used.
Send[0..4) I The four grant wires sent by the Arbiter to the slave chips in the hybrid. The four wires are ORed, latched once, and used to enable the BInH inputs.
Name[0..3) I A three-bit constant fixed during bonding, Name distinguishes among the different BICs on the same hybrid.
BInH[0..24) I generic data signals from the hybrid. Enabled by Send; latched
nBOutB[0..24) O generic data signals to the Dynabus (from BInH)
RqIn[0..2) I request signals from the hybrid; latched
nRqOutB[0..2) O request signals to the Dynabus (from RqIn).
OrInH[0..4) I ORed together; latched
nOrOutB O to Dynabus (from OrInH)
DInH[0..3) I DBus signals from the hybrid
nDOutB[0..3) O The inverted outputs of the three generic DBus drivers to the Dynabus (from DInH). Enabled by DOEn.
nBInB[0..24) I generic data signals from the Dynabus; latched
BOutH[0..24) O generic data signals to the hybrid (from nBInB); latched
nDInB[0..3) I DBus signals from the Dynabus
DOutH[0..3) O DBus signals to the hybrid (from nDInB)