SDLC.doc, HGM, 12-May-83  1:32:43

CSB must be page aligned.

IOCBs can't cross pages.

Highest priority line is #0.  That's Chan A of the first SCC chip.
  Beware, the address for Chan A is higher than the address for Chan B.


The first chip needs an interrupt vector of 0.  The second chip needs 10H....