BusMaster Test Log
	Interlisp-D Version: Koto






	Author: Stephen Purcell
	Date: 16-Oct-85
      

 

	Xerox
	Artificial Intelligence Systems


 
1.0   Log: (dribble file)
[Eris]<LispCore>Busmaster>
  BUSMASTER.TESTLOG!2          3376 13-Oct-85 13:04:43
  
NIL
6←(PUSH DIRECTORIES '{ERIS}<LISPCORE>BUSMASTER>KOTO>TEST2]
(DIRECTORIES reset)
({ERIS}<LISPCORE>BUSMASTER>KOTO>TEST2 {ERIS}<LISP>KOTO>LIBRARY> 
{ERIS}<LISP>KOTO>LISPUSERS> {ERIS}<LISPUSERS> {ERIS}<LISP>KOTO>SOURCES> 
{PHYLUM}<LISP>KOTO>LIBRARY> {PHYLUM}<LISP>KOTO>LISPUSERS> {PHYLUM}<LISPUSERS> 
{PHYLUM}<LISP>KOTO>SOURCES>)
7←FILESLOAD[BUSMASTER]

{ERIS}<LISPCORE>BUSMASTER>KOTO>TEST2>BUSMASTER.DCOM;1
compiled on 28-Sep-85 17:38:51
FILE CREATED 16-Sep-85 14:43:58
BUSMASTERCOMS

{ERIS}<LISPCORE>BUSMASTER>KOTO>TEST2>BUSEXTENDER.DCOM;1
compiled on 28-Sep-85 17:35:49
FILE CREATED 19-Aug-85 11:14:06
BUSEXTENDERCOMS
({ERIS}<LISPCORE>BUSMASTER>KOTO>TEST2>BUSMASTER.DCOM;1)
8←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback OK
16-bit data loopback OK
DMA loopback OK
Receiver data register loopback OK
Receiver address registers loopback OK
Memory there OK - page numbers 1
T
9←(FILESLOAD PCMEMTEST)

{ERIS}<LISPCORE>BUSMASTER>KOTO>TEST2>PCMEMTEST.DCOM;4
compiled on 29-Sep-85 18:50:11
FILE CREATED 29-Sep-85 18:11:53
PCMEMTESTCOMS
({ERIS}<LISPCORE>BUSMASTER>KOTO>TEST2>PCMEMTEST.DCOM;4)
10←(PCMEM.CHECKOUT)
There is memory on the PC at page address(es) 1.
Memory refresh DMA OK
Running in ELT in QuietTestBltIn in PCMEM.CHECKOUT
.....+
11←(PCMEM.MAKETEST]

UNDEFINED FUNCTION
MakeTogMenu

(MakeTogMenu broken)
12:(FILESLOAD PCMEMTEST TOGMENU)

{ERIS}<LISP>KOTO>LISPUSERS>TOGMENU.DCOM;1
compiled on 12-Apr-85 17:14:11
FILE CREATED 12-Apr-85 17:13:45
TOGMENUCOMS
({ERIS}<LISP>KOTO>LISPUSERS>TOGMENU.DCOM;1)
13:OK
MakeTogMenu
{WINDOW}#74,30404
14←
14←
14←
14←(PC.CHECKOUT)
Status loopback failure: test:0 a16:0 a8:0 a0:0 in,
                         test:1 a16:0 a8:1 a0:0 out.
There is some indication that the failure indicated above results from the 
fact that either the busmaster is powered down, or there isn't anything 
connected to the parallel I/O port where the busmaster should be - please 
check that the busmaster is indeed cabled up to the bottom socket on the CPE 
(3) board of the Dandetiger and that it has power.
NIL
15←(* cable was removed above and restored now)
cable
16←(* Expansion power switched off)
Expansion
17←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback failure: 40 in,
                              0 out.
NIL
18←(* Expansion power switched on)
Expansion
19←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback failure: 40 in,
                              0 out.
NIL
20←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback failure: 40 in,
                              0 out.
NIL
21←(BUS.RESET)
81
22←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback failure: 40 in,
                              0 out.
NIL
23←(* secure cables)
secure
24←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback failure: 40 in,
                              0 out.
NIL
25←(* board reset button)
board
26←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback failure: 40 in,
                              0 out.
NIL
27←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback failure: 40 in,
                              0 out.
NIL
28←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback failure: 40 in,
                              0 out.
NIL
29←FILESLOAD[PCDAC]

{ERIS}<LISPCORE>BUSMASTER>KOTO>TEST2>PCDAC.DCOM;1
compiled on 28-Sep-85 17:51:24
FILE CREATED 18-Sep-85 11:06:25
PCDACCOMS
({ERIS}<LISPCORE>BUSMASTER>KOTO>TEST2>PCDAC.DCOM;1)
30←LOGIN]
Login:  Login:  PURCELL (password)   (password)  
PURCELL
31←(PC.CHECKOUT]
Status loopback OK
8-bit data loopback failure: 40 in,
                              0 out.
NIL
32←PCDAC.CHECKOUT]

UNDEFINED FUNCTION
PCDAC.CHECKOUT

33←PCDAC.MAKETEST]
{WINDOW}#65,160404
34←(* set Sample Rate: 10K)
set
35←(* set Display Every: AFAP)
set
36←(* middle button in PC D/A-A/D Test Window: SCOPE)
middle
37←(PC.CHECKOUT)
Status loopback OK
8-bit data loopback OK
16-bit data loopback OK
DMA loopback OK
Receiver data register loopback OK
Receiver address registers loopback OK
Memory there OK - page numbers 1
T
38←(* live oscilliscope is verified to work)
live
39←(* STOP key)
STOP
40←(DRIBBLE)