BeginTop
TRUE
BeginCTG
95 --Number of channels
47 48 --Horzontal & Vertical channel name counters
h1 hor 0 5
h2 hor 868 5
h3 hor 490 5
h4 hor 286 5
h5 hor 127 5
h6 hor 206 5
h7 hor 137 5
h8 hor 101 5
h9 hor 416 5
h10 hor 370 5
h11 hor 436 5
h12 hor 353 5
h13 hor 658 5
h14 hor 608 5
h15 hor 572 5
h16 hor 606 5
h17 hor 554 5
h18 hor 753 5
h19 hor 692 5
h20 hor 604 5
h21 hor 646 5
h22 hor 549 5
h23 hor 778 5
h24 hor 787 5
h25 hor 431 5
h26 hor 252 5
h27 hor 111 5
h28 hor 364 5
h29 hor 314 5
h30 hor 396 5
h31 hor 209 5
h32 hor 100 5
h33 hor 154 5
h34 hor 381 5
h35 hor 295 5
h36 hor 633 5
h37 hor 566 5
h38 hor 569 5
h39 hor 500 5
h40 hor 821 5
h41 hor 727 5
h42 hor 787 5
h43 hor 710 5
h44 hor 691 5
h45 hor 503 5
h46 hor 657 5
h47 hor 812 5
v1 ver 0 5
v2 ver 868 5
v3 ver 423 5
v4 ver 219 5
v5 ver 175 5
v6 ver 87 5
v7 ver 142 5
v8 ver 332 5
v9 ver 395 5
v10 ver 307 5
v11 ver 277 5
v12 ver 172 5
v13 ver 86 5
v14 ver 230 5
v15 ver 350 5
v16 ver 350 5
v17 ver 192 5
v18 ver 112 5
v19 ver 133 5
v20 ver 58 5
v21 ver 140 5
v22 ver 35 5
v23 ver 335 5
v24 ver 292 5
v25 ver 371 5
v26 ver 346 5
v27 ver 663 5
v28 ver 627 5
v29 ver 526 5
v30 ver 583 5
v31 ver 503 5
v32 ver 501 5
v33 ver 582 5
v34 ver 819 5
v35 ver 779 5
v36 ver 752 5
v37 ver 799 5
v38 ver 763 5
v39 ver 692 5
v40 ver 616 5
v41 ver 519 5
v42 ver 542 5
v43 ver 813 5
v44 ver 745 5
v45 ver 778 5
v46 ver 834 5
v47 ver 788 5
v48 ver 787 5
h1 v1 1 v2 1 () ( v6 1 v5 1 v4 1 v8 1 v3 1 v29 1 v28 1 v27 1 v35 1 v34 1)
h2 v1 -1 v2 -1 ( v22 -1 v21 -1 v17 -1 v26 -1 v25 -1 v3 -1 v42 -1 v39 -1 v48 -1) ()
h3 v1 0 v3 0 ( v12 -1 v11 -1 v16 -1) ( v18 1 v17 1 v24 1 v23 1)
h4 v1 0 v3 0 ( v7 -1 v4 -1 v10 -1 v9 -1) ( v13 1 v12 1 v14 1 v11 1 v15 1)
h5 v1 0 v4 0 ( v6 -1 v5 -1) ( v7 1)
h6 v1 0 v7 0 () ()
h7 v4 0 v3 0 ( v8 -1) ( v10 1 v9 1)
h8 v4 0 v8 0 () ()
h9 v1 0 v12 0 ( v13 -1) ()
h10 v12 0 v11 0 ( v14 -1) ()
h11 v11 0 v3 0 () ( v16 1)
h12 v11 0 v3 0 ( v15 -1) ()
h13 v1 0 v17 0 ( v18 -1) ( v20 1 v19 1)
h14 v1 0 v18 0 () ()
h15 v1 0 v18 0 () ()
h16 v18 0 v17 0 () ()
h17 v18 0 v17 0 () ()
h18 v1 0 v17 0 ( v20 -1 v19 -1) ( v22 1 v21 1)
h19 v17 0 v3 0 ( v23 -1) ( v26 1 v25 1)
h20 v17 0 v23 0 ( v24 -1) ()
h21 v23 0 v3 0 () ()
h22 v23 0 v3 0 () ()
h23 v17 0 v26 0 () ()
h24 v25 0 v3 0 () ()
h25 v3 0 v2 0 ( v32 -1 v27 -1 v38 -1) ( v41 1 v40 1 v39 1 v44 1 v43 1)
h26 v3 0 v27 0 ( v31 -1 v30 -1) ( v32 1 v33 1)
h27 v3 0 v27 0 ( v29 -1 v28 -1) ( v31 1 v30 1)
h28 v3 0 v32 0 () ()
h29 v3 0 v32 0 () ()
h30 v32 0 v27 0 ( v33 -1) ()
h31 v27 0 v2 0 ( v36 -1) ( v37 1)
h32 v27 0 v2 0 ( v35 -1 v34 -1) ( v36 1)
h33 v27 0 v36 0 () ()
h34 v27 0 v2 0 ( v37 -1) ( v38 1)
h35 v27 0 v37 0 () ()
h36 v3 0 v39 0 ( v40 -1) ( v42 1)
h37 v3 0 v40 0 ( v41 -1) ()
h38 v40 0 v39 0 () ()
h39 v40 0 v39 0 () ()
h40 v3 0 v42 0 () ()
h41 v3 0 v42 0 () ()
h42 v42 0 v39 0 () ()
h43 v42 0 v39 0 () ()
h44 v39 0 v2 0 () ( v47 1 v46 1)
h45 v39 0 v2 0 ( v44 -1 v43 -1) ( v45 1)
h46 v39 0 v2 0 ( v45 -1) ()
h47 v39 0 v2 0 ( v47 -1 v46 -1) ( v48 1)
v1 h1 1 h2 1 () ( h5 1 h6 1 h4 1 h9 1 h3 1 h15 1 h14 1 h13 1 h18 1)
v2 h1 -1 h2 -1 ( h32 -1 h31 -1 h34 -1 h25 -1 h45 -1 h46 -1 h44 -1 h47 -1) ()
v3 h1 0 h2 0 ( h7 -1 h4 -1 h12 -1 h11 -1 h3 -1 h22 -1 h21 -1 h19 -1 h24 -1) ( h27 1 h26 1 h29 1 h28 1 h25 1 h37 1 h36 1 h41 1 h40 1)
v4 h1 0 h4 0 ( h5 -1) ( h8 1 h7 1)
v5 h1 0 h5 0 () ()
v6 h1 0 h5 0 () ()
v7 h5 0 h4 0 ( h6 -1) ()
v8 h1 0 h7 0 ( h8 -1) ()
v9 h7 0 h4 0 () ()
v10 h7 0 h4 0 () ()
v11 h4 0 h3 0 ( h10 -1) ( h12 1 h11 1)
v12 h4 0 h3 0 ( h9 -1) ( h10 1)
v13 h4 0 h9 0 () ()
v14 h4 0 h10 0 () ()
v15 h4 0 h12 0 () ()
v16 h11 0 h3 0 () ()
v17 h3 0 h2 0 ( h17 -1 h16 -1 h13 -1 h18 -1) ( h20 1 h19 1 h23 1)
v18 h3 0 h13 0 ( h15 -1 h14 -1) ( h17 1 h16 1)
v19 h13 0 h18 0 () ()
v20 h13 0 h18 0 () ()
v21 h18 0 h2 0 () ()
v22 h18 0 h2 0 () ()
v23 h3 0 h19 0 ( h20 -1) ( h22 1 h21 1)
v24 h3 0 h20 0 () ()
v25 h19 0 h2 0 () ( h24 1)
v26 h19 0 h2 0 ( h23 -1) ()
v27 h1 0 h25 0 ( h27 -1 h26 -1 h30 -1) ( h32 1 h33 1 h31 1 h35 1 h34 1)
v28 h1 0 h27 0 () ()
v29 h1 0 h27 0 () ()
v30 h27 0 h26 0 () ()
v31 h27 0 h26 0 () ()
v32 h26 0 h25 0 ( h29 -1 h28 -1) ( h30 1)
v33 h26 0 h30 0 () ()
v34 h1 0 h32 0 () ()
v35 h1 0 h32 0 () ()
v36 h32 0 h31 0 ( h33 -1) ()
v37 h31 0 h34 0 ( h35 -1) ()
v38 h34 0 h25 0 () ()
v39 h25 0 h2 0 ( h39 -1 h38 -1 h36 -1 h43 -1 h42 -1) ( h45 1 h46 1 h44 1 h47 1)
v40 h25 0 h36 0 ( h37 -1) ( h39 1 h38 1)
v41 h25 0 h37 0 () ()
v42 h36 0 h2 0 ( h41 -1 h40 -1) ( h43 1 h42 1)
v43 h25 0 h45 0 () ()
v44 h25 0 h45 0 () ()
v45 h45 0 h46 0 () ()
v46 h44 0 h47 0 () ()
v47 h44 0 h47 0 () ()
v48 h47 0 h2 0 () ()
0 --Number of external constraints
EndCTG
BeginNetTab
112 --Number of Nets
BiasPlus: {}
PreGrant1: {}
RqOut2: {}
S2Out1: {}
Shift1: {}
Vdd: {}
lRequest5: {}
mcmdt7: {}
nPreGrant2: {}
nRequest3: {}
nlRq7: {}
tt3: {}
BiasMinus: {}
PreGrant2: {}
RqOut3: {}
S2Out2: {}
Shift2: {}
dodrt0: {}
lRequest6: {}
nPreGrant3: {}
nRequest4: {}
tt4: {}
DoGrant: {}
DoShift: {}
Gnd: {}
Keep: {}
PreGrant3: {}
RqOut4: {}
S2Out3: {}
Shift3: {}
dodrt1: {}
lRequest7: {}
mcmdt9: {}
nPreGrant4: {}
nRequest5: {}
tt5: {}
MCmdall: {}
PreGrant4: {}
RqOut5: {}
S2Out4: {}
Shift4: {}
nPreGrant5: {}
nRequest6: {}
tt6: {}
Grant0: {}
PreGrant5: {}
RqOut6: {}
S2Out5: {}
Shift5: {}
dodrt3: {}
nPreGrant6: {}
nRequest7: {}
tt7: {}
Grant1: {}
PreGrant6: {}
RqOut7: {}
S2Out6: {}
Shift6: {}
dodrt4: {}
nPreGrant7: {}
Grant2: {}
PreGrant7: {}
S2Out7: {}
Shift7: {}
dodrt5: {}
Grant3: {}
dodrt6: {}
nPhA: {}
Grant4: {}
PhA: {}
dodrt7: {}
nPhB: {}
Grant5: {}
PhB: {}
Grant6: {}
mcmdt0: {}
nlRq0: {}
Grant7: {}
mcmdt1: {}
nReset: {}
nlRq1: {}
NoGrant: {}
lRequest0: {}
mcmdt2: {}
nlRq2: {}
lRequest1: {}
mcmdt3: {}
nlRq3: {}
NoRequest: {}
Reset: {}
lRequest2: {}
nRequest0: {}
nlRq4: {}
tt0: {}
NewRequest: {}
RqOut0: {}
lRequest3: {}
mcmdt5: {}
nPreGrant0: {}
nRequest1: {}
nlRq5: {}
tt1: {}
PreGrant0: {}
RqOut1: {}
S2Out0: {}
Shift0: {}
lRequest4: {}
mcmdt6: {}
nPreGrant1: {}
nRequest2: {}
nlRq6: {}
tt2: {}
EndNetTab
BeginTypeTab
13 --Number of CoTypes
InvertingLatch: {
shapeInfo: {shape: {(96 90) } shapeFn: {} restriction: {} }
pins: {
nQ: {physicalPins: { (68 2) south FALSE (68 88) north FALSE} auxInfo: {} }
BiasMinus: {physicalPins: { (80 2) south FALSE (90 88) north FALSE} auxInfo: {} }
D: {physicalPins: { (8 88) north FALSE (8 2) south FALSE} auxInfo: {} }
Clock: {physicalPins: { (20 88) north FALSE (20 2) south FALSE} auxInfo: {} }
Vdd: {physicalPins: { (94 88) east FALSE (2 88) north FALSE} auxInfo: {} }
Gnd: {physicalPins: { (94 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
TSPGDNmos: {
shapeInfo: {shape: {(48 90) } shapeFn: {} restriction: {} }
pins: {
t3: {physicalPins: { (16 2) south FALSE (16 88) north FALSE} auxInfo: {} }
t1: {physicalPins: { (28 2) south FALSE (28 88) north FALSE} auxInfo: {} }
t2: {physicalPins: { (40 88) north FALSE (40 2) south FALSE} auxInfo: {} }
Vdd: {physicalPins: { (46 88) east FALSE (2 88) north FALSE} auxInfo: {} }
Gnd: {physicalPins: { (46 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
InvertingLatchWithClear: {
shapeInfo: {shape: {(110 90) } shapeFn: {} restriction: {} }
pins: {
D: {physicalPins: { (8 88) north FALSE (8 2) south FALSE} auxInfo: {} }
BiasMinus: {physicalPins: { (102 88) north FALSE (94 2) south FALSE} auxInfo: {} }
nQ: {physicalPins: { (84 88) north FALSE (82 2) south FALSE} auxInfo: {} }
Clear: {physicalPins: { (36 88) north FALSE (32 2) south FALSE} auxInfo: {} }
Clock: {physicalPins: { (20 88) north FALSE (20 2) south FALSE} auxInfo: {} }
Vdd: {physicalPins: { (108 88) east FALSE (2 88) north FALSE} auxInfo: {} }
Gnd: {physicalPins: { (108 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
NOR: {
shapeInfo: {shape: {(54 90) } shapeFn: {} restriction: {} }
pins: {
out: {physicalPins: { (8 2) south FALSE (8 88) north FALSE} auxInfo: {} }
in1: {physicalPins: { (36 2) south FALSE (36 88) north FALSE} auxInfo: {} }
in2: {physicalPins: { (20 88) north FALSE (20 2) south FALSE} auxInfo: {} }
Vdd: {physicalPins: { (52 88) east FALSE (2 88) north FALSE} auxInfo: {} }
Gnd: {physicalPins: { (52 2) south FALSE (52 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
Inverter: {
shapeInfo: {shape: {(38 90) } shapeFn: {} restriction: {} }
pins: {
out: {physicalPins: { (32 2) south FALSE (32 88) north FALSE} auxInfo: {} }
in: {physicalPins: { (18 88) north FALSE (18 2) south FALSE} auxInfo: {} }
Gnd: {physicalPins: { (36 2) south FALSE (2 2) south FALSE} auxInfo: {} }
Vdd: {physicalPins: { (36 88) east FALSE (2 88) north FALSE} auxInfo: {} }
}
}
InvertingLatchWithPreset: {
shapeInfo: {shape: {(116 90) } shapeFn: {} restriction: {} }
pins: {
nQ: {physicalPins: { (88 88) north FALSE (88 2) south FALSE} auxInfo: {} }
D: {physicalPins: { (6 2) south FALSE (6 88) north FALSE} auxInfo: {} }
Clock: {physicalPins: { (22 2) south FALSE (22 88) north FALSE} auxInfo: {} }
nPreset: {physicalPins: { (38 2) south FALSE (38 88) north FALSE} auxInfo: {} }
BiasMinus: {physicalPins: { (100 2) south FALSE (104 88) north FALSE} auxInfo: {} }
Vdd: {physicalPins: { (114 88) east FALSE (2 88) north FALSE} auxInfo: {} }
Gnd: {physicalPins: { (114 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
TSKNSPassgates: {
shapeInfo: {shape: {(136 90) } shapeFn: {} restriction: {} }
pins: {
nPhA: {physicalPins: { (74 2) south FALSE} auxInfo: {} }
Keep: {physicalPins: { (18 2) south FALSE (18 88) north FALSE} auxInfo: {} }
Grant: {physicalPins: { (6 88) north FALSE (6 2) south FALSE} auxInfo: {} }
Vdd: {physicalPins: { (2 88) north FALSE (134 88) east FALSE} auxInfo: {} }
Gnd: {physicalPins: { (134 2) south FALSE (2 2) south FALSE} auxInfo: {} }
NoRequest: {physicalPins: { (98 2) south FALSE (128 88) north FALSE} auxInfo: {} }
RqOut: {physicalPins: { (122 2) south FALSE (118 88) north FALSE} auxInfo: {} }
lRequest: {physicalPins: { (110 2) south FALSE (52 88) north FALSE} auxInfo: {} }
PhB: {physicalPins: { (52 2) south FALSE (32 88) north FALSE} auxInfo: {} }
}
}
NonInvertingLatch: {
shapeInfo: {shape: {(120 90) } shapeFn: {} restriction: {} }
pins: {
BiasMinus: {physicalPins: { (110 88) north FALSE (104 2) south FALSE} auxInfo: {} }
Clock: {physicalPins: { (48 88) north FALSE (48 2) south FALSE} auxInfo: {} }
D: {physicalPins: { (36 2) south FALSE (36 88) north FALSE} auxInfo: {} }
Q: {physicalPins: { (8 88) north FALSE (8 2) south FALSE} auxInfo: {} }
Vdd: {physicalPins: { (2 88) north FALSE (118 88) east FALSE} auxInfo: {} }
Gnd: {physicalPins: { (118 2) south FALSE (118 2) south FALSE (118 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
StaticPrecharge: {
shapeInfo: {shape: {(52 90) } shapeFn: {} restriction: {} }
pins: {
BiasPlus: {physicalPins: { (6 88) north FALSE (6 2) south FALSE} auxInfo: {} }
Clock: {physicalPins: { (32 88) north FALSE (32 2) south FALSE} auxInfo: {} }
out: {physicalPins: { (46 88) north FALSE (44 2) south FALSE} auxInfo: {} }
Vdd: {physicalPins: { (2 88) north FALSE (50 88) east FALSE} auxInfo: {} }
Gnd: {physicalPins: { (50 2) south FALSE (50 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
NAND: {
shapeInfo: {shape: {(56 90) } shapeFn: {} restriction: {} }
pins: {
out: {physicalPins: { (50 2) south FALSE (50 88) north FALSE} auxInfo: {} }
in2: {physicalPins: { (34 2) south FALSE (34 88) north FALSE} auxInfo: {} }
in1: {physicalPins: { (18 2) south FALSE (18 88) north FALSE} auxInfo: {} }
Vdd: {physicalPins: { (54 88) east FALSE (2 88) north FALSE} auxInfo: {} }
Gnd: {physicalPins: { (54 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
DualRailLatch: {
shapeInfo: {shape: {(120 90) } shapeFn: {} restriction: {} }
pins: {
BiasMinus: {physicalPins: { (110 88) north FALSE (104 2) south FALSE} auxInfo: {} }
D: {physicalPins: { (36 88) north FALSE (36 2) south FALSE} auxInfo: {} }
Q: {physicalPins: { (8 88) north FALSE (8 2) south FALSE} auxInfo: {} }
nQ: {physicalPins: { (92 88) north FALSE (92 2) south FALSE} auxInfo: {} }
Clock: {physicalPins: { (48 88) north FALSE (48 2) south FALSE} auxInfo: {} }
Vdd: {physicalPins: { (118 88) east FALSE (2 88) north FALSE} auxInfo: {} }
Gnd: {physicalPins: { (118 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
TSBiasGen: {
shapeInfo: {shape: {(86 90) } shapeFn: {} restriction: {} }
pins: {
BiasMinus: {physicalPins: { (66 2) south FALSE (78 88) north FALSE} auxInfo: {} }
BiasPlus: {physicalPins: { (8 2) south FALSE (14 88) north FALSE} auxInfo: {} }
Vdd: {physicalPins: { (84 88) east FALSE (2 88) north FALSE} auxInfo: {} }
Gnd: {physicalPins: { (84 2) south FALSE (2 2) south FALSE} auxInfo: {} }
}
}
OAI: {
shapeInfo: {shape: {(72 90) } shapeFn: {} restriction: {} }
pins: {
out: {physicalPins: { (6 2) south FALSE (6 88) north FALSE} auxInfo: {} }
ina1: {physicalPins: { (24 88) north FALSE (24 2) south FALSE} auxInfo: {} }
ino2: {physicalPins: { (40 88) north FALSE (40 2) south FALSE} auxInfo: {} }
ino1: {physicalPins: { (56 88) north FALSE (56 2) south FALSE} auxInfo: {} }
}
}
EndTypeTab
BeginPortTab
52 --Number of Ports
BiasPlus: NIL "BiasPlus" ()
Vdd: NIL "Vdd" ()
S2Out1: NIL "S2Out1" ()
RqOut2: NIL "RqOut2" ()
Shift1: NIL "Shift1" ()
nRequest3: NIL "nRequest3" ()
BiasMinus: NIL "BiasMinus" ()
S2Out2: NIL "S2Out2" ()
RqOut3: NIL "RqOut3" ()
Shift2: NIL "Shift2" ()
nRequest4: NIL "nRequest4" ()
Gnd: NIL "Gnd" ()
S2Out3: NIL "S2Out3" ()
RqOut4: NIL "RqOut4" ()
Shift3: NIL "Shift3" ()
nRequest5: NIL "nRequest5" ()
MCmdall: NIL "MCmdall" ()
S2Out4: NIL "S2Out4" ()
RqOut5: NIL "RqOut5" ()
Shift4: NIL "Shift4" ()
nRequest6: NIL "nRequest6" ()
S2Out5: NIL "S2Out5" ()
RqOut6: NIL "RqOut6" ()
Shift5: NIL "Shift5" ()
Grant0: NIL "Grant0" ()
nRequest7: NIL "nRequest7" ()
S2Out6: NIL "S2Out6" ()
RqOut7: NIL "RqOut7" ()
Shift6: NIL "Shift6" ()
Grant1: NIL "Grant1" ()
S2Out7: NIL "S2Out7" ()
Shift7: NIL "Shift7" ()
Grant2: NIL "Grant2" ()
nPhA: NIL "nPhA" ()
Grant3: NIL "Grant3" ()
nPhB: NIL "nPhB" ()
PhA: NIL "PhA" ()
Grant4: NIL "Grant4" ()
PhB: NIL "PhB" ()
Grant5: NIL "Grant5" ()
Grant6: NIL "Grant6" ()
nReset: NIL "nReset" ()
Grant7: NIL "Grant7" ()
Reset: NIL "Reset" ()
nRequest0: NIL "nRequest0" ()
NewRequest: NIL "NewRequest" ()
RqOut0: NIL "RqOut0" ()
nRequest1: NIL "nRequest1" ()
S2Out0: NIL "S2Out0" ()
RqOut1: NIL "RqOut1" ()
Shift0: NIL "Shift0" ()
nRequest2: NIL "nRequest2" ()
EndPortTab
BeginCoTab
184 --Number of components
INVB7*: (791 816) TRUE NIL 0 {}{(73 48) };
h47 v2 h2 v48 () () () ()
INVA6*: (694 433) TRUE NIL 0 {}{(49 68) };
h25 v44 h45 v39 () () () ()
INVB6*: (815 433) TRUE NIL 0 {}{(51 68) };
h25 v2 h45 v43 () () () ()
INVA1*: (781 2) TRUE NIL 0 {}{(36 96) };
h1 v34 h32 v35 () () () ()
INVA4*: (505 402) TRUE NIL 0 {}{(154 23) };
h30 v27 h25 v32 () () () ()
INVB4*: (425 316) TRUE NIL 0 {}{(74 46) };
h29 v32 h28 v3 () () () ()
INVB0*: (629 2) TRUE NIL 0 {}{(32 107) };
h1 v27 h27 v28 () () () ()
INVA2*: (373 791) TRUE NIL 0 {}{(48 73) };
h24 v3 h2 v25 () () () ()
INVA3*: (348 698) TRUE NIL 0 {}{(21 164) };
h19 v25 h2 v26 () () () ()
INVB2*: (337 648) TRUE NIL 0 {}{(84 42) };
h21 v3 h19 v23 () () () ()
INVB5*: (116 556) TRUE NIL 0 {}{(72 48) };
h17 v17 h16 v18 () () () ()
INVA5*: (116 608) TRUE NIL 0 {}{(72 48) };
h16 v17 h13 v18 () () () ()
INVA7*: (279 438) TRUE NIL 0 {}{(69 50) };
h11 v16 h3 v11 () () () ()
INVB3*: (232 288) TRUE NIL 0 {}{(43 80) };
h4 v11 h10 v14 () () () ()
INVA0*: (397 139) TRUE NIL 0 {}{(24 145) };
h7 v3 h4 v9 () () () ()
INVB1*: (221 103) TRUE NIL 0 {}{(109 32) };
h8 v8 h7 v4 () () () ()
DDg1: (0 0) FALSE NOR 0 { out: "dodrt3" { (8 88) north FALSE (8 2) south FALSE} in2: "NewRequest" { (20 2) south FALSE (20 88) north FALSE} in1: "Keep" { (36 88) north FALSE (36 2) south FALSE}}
DDl1: (0 0) FALSE NonInvertingLatch 0 { Q: "dodrt6" { (8 2) south FALSE (8 88) north FALSE} D: "dodrt3" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
DDs1: (0 0) FALSE StaticPrecharge 0 { BiasPlus: "BiasPlus" { (6 2) south FALSE (6 88) north FALSE} Gnd: "Gnd" { (2 2) south FALSE (50 2) south FALSE (50 2) south FALSE} Vdd: "Vdd" { (50 88) east FALSE (2 88) north FALSE} out: "Keep" { (44 2) south FALSE (46 88) north FALSE} Clock: "nPhA" { (32 2) south FALSE (32 88) north FALSE}}
PGDA5: (0 0) FALSE TSPGDNmos 0 { t2: "S2Out5" { (40 2) south FALSE (40 88) north FALSE} t3: "PhB" { (16 88) north FALSE (16 2) south FALSE} t1: "nlRq5" { (28 88) north FALSE (28 2) south FALSE}}
PGDB5: (0 0) FALSE TSPGDNmos 0 { t2: "NoGrant" { (40 2) south FALSE (40 88) north FALSE} t3: "PreGrant5" { (16 88) north FALSE (16 2) south FALSE} t1: "PhA" { (28 88) north FALSE (28 2) south FALSE}}
KNS6*: (782 505) TRUE NIL 0 {}{(82 150) };
h45 v2 h46 v45 () () () ()
KNS1*: (694 505) TRUE NIL 0 {}{(82 150) };
h45 v45 h46 v39 () () () ()
KNS5*: (521 433) TRUE NIL 0 {}{(93 131) };
h25 v40 h37 v41 () () () ()
KNS4*: (425 433) TRUE NIL 0 {}{(92 131) };
h25 v41 h37 v3 () () () ()
KNS3*: (194 782) TRUE NIL 0 {}{(150 82) };
h23 v26 h2 v17 () () () ()
KNS2*: (194 694) TRUE NIL 0 {}{(150 82) };
h19 v26 h23 v17 () () () ()
KNS7*: (309 139) TRUE NIL 0 {}{(84 145) };
h7 v9 h4 v10 () () () ()
KNS0*: (221 139) TRUE NIL 0 {}{(84 145) };
h7 v10 h4 v4 () () () ()
DDg2: (0 0) FALSE NOR 0 { out: "dodrt4" { (8 88) north FALSE (8 2) south FALSE} in2: "dodrt3" { (20 2) south FALSE (20 88) north FALSE} in1: "NoRequest" { (36 88) north FALSE (36 2) south FALSE}}
DDi2: (0 0) FALSE Inverter 0 { out: "NewRequest" { (32 88) north FALSE (32 2) south FALSE} in: "dodrt1" { (18 2) south FALSE (18 88) north FALSE}}
DDl2: (0 0) FALSE NonInvertingLatch 0 { Q: "dodrt7" { (8 2) south FALSE (8 88) north FALSE} D: "dodrt5" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
DDs2: (0 0) FALSE StaticPrecharge 0 { BiasPlus: "BiasPlus" { (6 2) south FALSE (6 88) north FALSE} Gnd: "Gnd" { (2 2) south FALSE (50 2) south FALSE (50 2) south FALSE} Vdd: "Vdd" { (50 88) east FALSE (2 88) north FALSE} out: "NoRequest" { (44 2) south FALSE (46 88) north FALSE} Clock: "nPhA" { (32 2) south FALSE (32 88) north FALSE}}
PGDA6: (0 0) FALSE TSPGDNmos 0 { t2: "S2Out6" { (40 2) south FALSE (40 88) north FALSE} t3: "PhB" { (16 88) north FALSE (16 2) south FALSE} t1: "nlRq6" { (28 88) north FALSE (28 2) south FALSE}}
PGDB6: (0 0) FALSE TSPGDNmos 0 { t2: "NoGrant" { (40 2) south FALSE (40 88) north FALSE} t3: "PreGrant6" { (16 88) north FALSE (16 2) south FALSE} t1: "PhA" { (28 88) north FALSE (28 2) south FALSE}}
DDg3: (0 0) FALSE NOR 0 { out: "DoGrant" { (8 88) north FALSE (8 2) south FALSE} in2: "nPhA" { (20 2) south FALSE (20 88) north FALSE} in1: "dodrt6" { (36 88) north FALSE (36 2) south FALSE}}
DDi3: (0 0) FALSE Inverter 0 { out: "dodrt5" { (32 88) north FALSE (32 2) south FALSE} in: "dodrt4" { (18 2) south FALSE (18 88) north FALSE}}
DualRL0: (0 0) FALSE DualRailLatch 0 { nQ: "PreGrant0" { (92 2) south FALSE (92 88) north FALSE} Q: "nPreGrant0" { (8 2) south FALSE (8 88) north FALSE} D: "tt0" { (36 2) south FALSE (36 88) north FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
PGDA7: (0 0) FALSE TSPGDNmos 0 { t2: "S2Out7" { (40 2) south FALSE (40 88) north FALSE} t3: "PhB" { (16 88) north FALSE (16 2) south FALSE} t1: "nlRq7" { (28 88) north FALSE (28 2) south FALSE}}
PGDB7: (0 0) FALSE TSPGDNmos 0 { t2: "NoGrant" { (40 2) south FALSE (40 88) north FALSE} t3: "PreGrant7" { (16 88) north FALSE (16 2) south FALSE} t1: "PhA" { (28 88) north FALSE (28 2) south FALSE}}
DDg4: (0 0) FALSE NOR 0 { out: "DoShift" { (8 88) north FALSE (8 2) south FALSE} in2: "nPhA" { (20 2) south FALSE (20 88) north FALSE} in1: "dodrt7" { (36 88) north FALSE (36 2) south FALSE}}
DualRL1: (0 0) FALSE DualRailLatch 0 { nQ: "PreGrant1" { (92 2) south FALSE (92 88) north FALSE} Q: "nPreGrant1" { (8 2) south FALSE (8 88) north FALSE} D: "tt1" { (36 2) south FALSE (36 88) north FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
MCDs1*: (618 433) TRUE NIL 0 {}{(72 65) };
h25 v39 h39 v40 () () () ()
NVL6*: (427 570) TRUE NIL 0 {}{(185 59) };
h37 v40 h36 v3 () () () ()
NVL1*: (665 2) TRUE NIL 0 {}{(112 96) };
h1 v35 h32 v27 () () () ()
NVL4*: (584 254) TRUE NIL 0 {}{(77 140) };
h26 v27 h30 v33 () () () ()
NVL0*: (503 254) TRUE NIL 0 {}{(77 140) };
h26 v33 h30 v32 () () () ()
NVL2*: (196 608) TRUE NIL 0 {}{(135 80) };
h20 v23 h19 v17 () () () ()
NVL5*: (37 757) TRUE NIL 0 {}{(101 107) };
h18 v21 h2 v22 () () () ()
MCDi2*: (2 757) TRUE NIL 0 {}{(31 107) };
h18 v22 h2 v1 () () () ()
MCDg5*: (142 757) TRUE NIL 0 {}{(48 107) };
h18 v17 h2 v21 () () () ()
MCDg3*: (60 660) TRUE NIL 0 {}{(71 91) };
h13 v19 h18 v20 () () () ()
MCDg2*: (2 660) TRUE NIL 0 {}{(54 91) };
h13 v20 h18 v1 () () () ()
MCDg4*: (135 660) TRUE NIL 0 {}{(55 91) };
h13 v17 h18 v19 () () () ()
MCDi1*: (2 574) TRUE NIL 0 {}{(108 32) };
h15 v18 h14 v1 () () () ()
MCDl1*: (2 492) TRUE NIL 0 {}{(108 78) };
h3 v18 h15 v1 () () () ()
MCDg1*: (2 610) TRUE NIL 0 {}{(108 46) };
h14 v18 h13 v1 () () () ()
NVL7*: (281 355) TRUE NIL 0 {}{(138 79) };
h12 v3 h11 v11 () () () ()
NVL3*: (176 374) TRUE NIL 0 {}{(97 112) };
h10 v11 h3 v12 () () () ()
DualRL2: (0 0) FALSE DualRailLatch 0 { nQ: "PreGrant2" { (92 2) south FALSE (92 88) north FALSE} Q: "nPreGrant2" { (8 2) south FALSE (8 88) north FALSE} D: "tt2" { (36 2) south FALSE (36 88) north FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
GDTl1: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Grant0" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant0" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoGrant" { (22 88) north FALSE (22 2) south FALSE}}
VLPreA1: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Grant1" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant1" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoGrant" { (22 88) north FALSE (22 2) south FALSE}}
VLPreB1: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Shift2" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant1" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoShift" { (22 88) north FALSE (22 2) south FALSE}}
DualRL3: (0 0) FALSE DualRailLatch 0 { nQ: "PreGrant3" { (92 2) south FALSE (92 88) north FALSE} Q: "nPreGrant3" { (8 2) south FALSE (8 88) north FALSE} D: "tt3" { (36 2) south FALSE (36 88) north FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
GDTl2: (0 0) FALSE InvertingLatchWithClear 0 { nQ: "Shift1" { (82 2) south FALSE (84 88) north FALSE} D: "nPreGrant0" { (8 2) south FALSE (8 88) north FALSE} Clear: "Reset" { (32 2) south FALSE (36 88) north FALSE} Clock: "DoShift" { (20 2) south FALSE (20 88) north FALSE}}
INVA0: (0 0) FALSE Inverter 0 { out: "lRequest0" { (32 88) north FALSE (32 2) south FALSE} in: "nlRq0" { (18 2) south FALSE (18 88) north FALSE}}
INVB0: (0 0) FALSE Inverter 0 { out: "tt0" { (32 88) north FALSE (32 2) south FALSE} in: "S2Out0" { (18 2) south FALSE (18 88) north FALSE}}
VLPreA2: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Grant2" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant2" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoGrant" { (22 88) north FALSE (22 2) south FALSE}}
VLPreB2: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Shift3" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant2" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoShift" { (22 88) north FALSE (22 2) south FALSE}}
DualRL4: (0 0) FALSE DualRailLatch 0 { nQ: "PreGrant4" { (92 2) south FALSE (92 88) north FALSE} Q: "nPreGrant4" { (8 2) south FALSE (8 88) north FALSE} D: "tt4" { (36 2) south FALSE (36 88) north FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
INVA1: (0 0) FALSE Inverter 0 { out: "lRequest1" { (32 88) north FALSE (32 2) south FALSE} in: "nlRq1" { (18 2) south FALSE (18 88) north FALSE}}
INVB1: (0 0) FALSE Inverter 0 { out: "tt1" { (32 88) north FALSE (32 2) south FALSE} in: "S2Out1" { (18 2) south FALSE (18 88) north FALSE}}
KNS0: (0 0) FALSE TSKNSPassgates 0 { RqOut: "RqOut0" { (118 88) north FALSE (122 2) south FALSE} NoRequest: "NoRequest" { (128 88) north FALSE (98 2) south FALSE} Keep: "Keep" { (18 88) north FALSE (18 2) south FALSE} Grant: "Grant0" { (6 2) south FALSE (6 88) north FALSE} lRequest: "lRequest0" { (52 88) north FALSE (110 2) south FALSE} PhB: "PhB" { (32 88) north FALSE (52 2) south FALSE} nPhA: "nPhA" { (74 2) south FALSE}}
VLPreA3: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Grant3" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant3" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoGrant" { (22 88) north FALSE (22 2) south FALSE}}
VLPreB3: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Shift4" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant3" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoShift" { (22 88) north FALSE (22 2) south FALSE}}
PGDA7*: (694 816) TRUE NIL 0 {}{(91 48) };
h47 v48 h2 v39 () () () ()
PGDA6*: (747 433) TRUE NIL 0 {}{(64 68) };
h25 v43 h45 v44 () () () ()
PGDB5*: (618 571) TRUE NIL 0 {}{(72 60) };
h38 v39 h36 v40 () () () ()
PGDB7*: (767 383) TRUE NIL 0 {}{(97 46) };
h34 v2 h25 v38 () () () ()
PGDB0*: (665 383) TRUE NIL 0 {}{(96 46) };
h34 v38 h25 v27 () () () ()
PGDB6*: (665 156) TRUE NIL 0 {}{(85 51) };
h33 v36 h31 v27 () () () ()
PGDB4*: (665 102) TRUE NIL 0 {}{(85 50) };
h32 v36 h33 v27 () () () ()
PGDA1*: (821 2) TRUE NIL 0 {}{(45 96) };
h1 v2 h32 v34 () () () ()
PGDA4*: (425 254) TRUE NIL 0 {}{(74 58) };
h26 v32 h29 v3 () () () ()
PGDA0*: (425 368) TRUE NIL 0 {}{(74 59) };
h28 v32 h25 v3 () () () ()
PGDA2*: (373 694) TRUE NIL 0 {}{(48 91) };
h19 v3 h24 v25 () () () ()
PGDB2*: (294 492) TRUE NIL 0 {}{(39 110) };
h3 v23 h20 v24 () () () ()
PGDA5*: (116 492) TRUE NIL 0 {}{(72 60) };
h3 v17 h17 v18 () () () ()
PGDB1*: (352 288) TRUE NIL 0 {}{(69 63) };
h4 v3 h12 v15 () () () ()
PGDB3*: (279 288) TRUE NIL 0 {}{(69 63) };
h4 v15 h12 v11 () () () ()
PGDA3*: (174 288) TRUE NIL 0 {}{(54 80) };
h4 v14 h10 v12 () () () ()
DualRL5: (0 0) FALSE DualRailLatch 0 { nQ: "PreGrant5" { (92 2) south FALSE (92 88) north FALSE} Q: "nPreGrant5" { (8 2) south FALSE (8 88) north FALSE} D: "tt5" { (36 2) south FALSE (36 88) north FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
INVA2: (0 0) FALSE Inverter 0 { out: "lRequest2" { (32 88) north FALSE (32 2) south FALSE} in: "nlRq2" { (18 2) south FALSE (18 88) north FALSE}}
INVB2: (0 0) FALSE Inverter 0 { out: "tt2" { (32 88) north FALSE (32 2) south FALSE} in: "S2Out2" { (18 2) south FALSE (18 88) north FALSE}}
KNS1: (0 0) FALSE TSKNSPassgates 0 { RqOut: "RqOut1" { (118 88) north FALSE (122 2) south FALSE} NoRequest: "NoRequest" { (128 88) north FALSE (98 2) south FALSE} Keep: "Keep" { (18 88) north FALSE (18 2) south FALSE} Grant: "Grant1" { (6 2) south FALSE (6 88) north FALSE} lRequest: "lRequest1" { (52 88) north FALSE (110 2) south FALSE} PhB: "PhB" { (32 88) north FALSE (52 2) south FALSE} nPhA: "nPhA" { (74 2) south FALSE}}
VLPreA4: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Grant4" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant4" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoGrant" { (22 88) north FALSE (22 2) south FALSE}}
VLPreB4: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Shift5" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant4" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoShift" { (22 88) north FALSE (22 2) south FALSE}}
bg1*: (337 551) TRUE NIL 0 {}{(84 93) };
h22 v3 h21 v23 () () () ()
DualRL6: (0 0) FALSE DualRailLatch 0 { nQ: "PreGrant6" { (92 2) south FALSE (92 88) north FALSE} Q: "nPreGrant6" { (8 2) south FALSE (8 88) north FALSE} D: "tt6" { (36 2) south FALSE (36 88) north FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
INVA3: (0 0) FALSE Inverter 0 { out: "lRequest3" { (32 88) north FALSE (32 2) south FALSE} in: "nlRq3" { (18 2) south FALSE (18 88) north FALSE}}
INVB3: (0 0) FALSE Inverter 0 { out: "tt3" { (32 88) north FALSE (32 2) south FALSE} in: "S2Out3" { (18 2) south FALSE (18 88) north FALSE}}
KNS2: (0 0) FALSE TSKNSPassgates 0 { RqOut: "RqOut2" { (118 88) north FALSE (122 2) south FALSE} NoRequest: "NoRequest" { (128 88) north FALSE (98 2) south FALSE} Keep: "Keep" { (18 88) north FALSE (18 2) south FALSE} Grant: "Grant2" { (6 2) south FALSE (6 88) north FALSE} lRequest: "lRequest2" { (52 88) north FALSE (110 2) south FALSE} PhB: "PhB" { (32 88) north FALSE (52 2) south FALSE} nPhA: "nPhA" { (74 2) south FALSE}}
VLPreA5: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Grant5" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant5" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoGrant" { (22 88) north FALSE (22 2) south FALSE}}
VLPreB5: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Shift6" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant5" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoShift" { (22 88) north FALSE (22 2) south FALSE}}
DualRL7: (0 0) FALSE DualRailLatch 0 { nQ: "PreGrant7" { (92 2) south FALSE (92 88) north FALSE} Q: "nPreGrant7" { (8 2) south FALSE (8 88) north FALSE} D: "tt7" { (36 2) south FALSE (36 88) north FALSE} Clock: "PhB" { (48 2) south FALSE (48 88) north FALSE}}
INVA4: (0 0) FALSE Inverter 0 { out: "lRequest4" { (32 88) north FALSE (32 2) south FALSE} in: "nlRq4" { (18 2) south FALSE (18 88) north FALSE}}
INVB4: (0 0) FALSE Inverter 0 { out: "tt4" { (32 88) north FALSE (32 2) south FALSE} in: "S2Out4" { (18 2) south FALSE (18 88) north FALSE}}
KNS3: (0 0) FALSE TSKNSPassgates 0 { RqOut: "RqOut3" { (118 88) north FALSE (122 2) south FALSE} NoRequest: "NoRequest" { (128 88) north FALSE (98 2) south FALSE} Keep: "Keep" { (18 88) north FALSE (18 2) south FALSE} Grant: "Grant3" { (6 2) south FALSE (6 88) north FALSE} lRequest: "lRequest3" { (52 88) north FALSE (110 2) south FALSE} PhB: "PhB" { (32 88) north FALSE (52 2) south FALSE} nPhA: "nPhA" { (74 2) south FALSE}}
NVL0: (0 0) FALSE NonInvertingLatch 0 { Q: "nlRq0" { (8 2) south FALSE (8 88) north FALSE} D: "nRequest0" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhA" { (48 2) south FALSE (48 88) north FALSE}}
VLPreA15: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Grant7" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant7" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoGrant" { (22 88) north FALSE (22 2) south FALSE}}
VLPreA6: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Grant6" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant6" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoGrant" { (22 88) north FALSE (22 2) south FALSE}}
VLPreB15: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Shift0" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant7" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoShift" { (22 88) north FALSE (22 2) south FALSE}}
VLPreB6: (0 0) FALSE InvertingLatchWithPreset 0 { nQ: "Shift7" { (88 2) south FALSE (88 88) north FALSE} D: "nPreGrant6" { (6 88) north FALSE (6 2) south FALSE} nPreset: "nReset" { (38 88) north FALSE (38 2) south FALSE} Clock: "DoShift" { (22 88) north FALSE (22 2) south FALSE}}
INVA5: (0 0) FALSE Inverter 0 { out: "lRequest5" { (32 88) north FALSE (32 2) south FALSE} in: "nlRq5" { (18 2) south FALSE (18 88) north FALSE}}
INVB5: (0 0) FALSE Inverter 0 { out: "tt5" { (32 88) north FALSE (32 2) south FALSE} in: "S2Out5" { (18 2) south FALSE (18 88) north FALSE}}
KNS4: (0 0) FALSE TSKNSPassgates 0 { RqOut: "RqOut4" { (118 88) north FALSE (122 2) south FALSE} NoRequest: "NoRequest" { (128 88) north FALSE (98 2) south FALSE} Keep: "Keep" { (18 88) north FALSE (18 2) south FALSE} Grant: "Grant4" { (6 2) south FALSE (6 88) north FALSE} lRequest: "lRequest4" { (52 88) north FALSE (110 2) south FALSE} PhB: "PhB" { (32 88) north FALSE (52 2) south FALSE} nPhA: "nPhA" { (74 2) south FALSE}}
MCDg1: (0 0) FALSE NAND 0 { out: "mcmdt2" { (50 88) north FALSE (50 2) south FALSE} in2: "PhB" { (34 88) north FALSE (34 2) south FALSE} in1: "mcmdt1" { (18 88) north FALSE (18 2) south FALSE}}
MCDi1: (0 0) FALSE Inverter 0 { out: "mcmdt9" { (32 88) north FALSE (32 2) south FALSE} in: "NoGrant" { (18 2) south FALSE (18 88) north FALSE}}
MCDl1: (0 0) FALSE InvertingLatch 0 { nQ: "mcmdt1" { (68 88) north FALSE (68 2) south FALSE} D: "mcmdt9" { (8 2) south FALSE (8 88) north FALSE} Clock: "PhA" { (20 2) south FALSE (20 88) north FALSE}}
MCDs1: (0 0) FALSE StaticPrecharge 0 { BiasPlus: "BiasPlus" { (6 2) south FALSE (6 88) north FALSE} Gnd: "Gnd" { (2 2) south FALSE (50 2) south FALSE (50 2) south FALSE} Vdd: "Vdd" { (50 88) east FALSE (2 88) north FALSE} out: "NoGrant" { (44 2) south FALSE (46 88) north FALSE} Clock: "nPhB" { (32 2) south FALSE (32 88) north FALSE}}
NVL1: (0 0) FALSE NonInvertingLatch 0 { Q: "nlRq1" { (8 2) south FALSE (8 88) north FALSE} D: "nRequest1" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhA" { (48 2) south FALSE (48 88) north FALSE}}
DDg1*: (790 693) TRUE NIL 0 {}{(42 117) };
h44 v46 h47 v47 () () () ()
DDl1*: (694 693) TRUE NIL 0 {}{(92 117) };
h44 v47 h47 v39 () () () ()
DDi2*: (836 693) TRUE NIL 0 {}{(30 117) };
h44 v2 h47 v46 () () () ()
DDg2*: (698 659) TRUE NIL 0 {}{(164 30) };
h46 v2 h44 v39 () () () ()
DDg3*: (425 823) TRUE NIL 0 {}{(115 43) };
h40 v42 h2 v3 () () () ()
DDs2*: (618 502) TRUE NIL 0 {}{(72 65) };
h39 v39 h38 v40 () () () ()
DDs1*: (337 492) TRUE NIL 0 {}{(84 55) };
h3 v3 h22 v23 () () () ()
DDi3*: (352 438) TRUE NIL 0 {}{(69 50) };
h11 v3 h3 v16 () () () ()
DDl2*: (336 4) TRUE NIL 0 {}{(83 129) };
h1 v3 h7 v8 () () () ()
DDg4*: (177 2) TRUE NIL 0 {}{(40 123) };
h1 v4 h5 v5 () () () ()
INVA6: (0 0) FALSE Inverter 0 { out: "lRequest6" { (32 88) north FALSE (32 2) south FALSE} in: "nlRq6" { (18 2) south FALSE (18 88) north FALSE}}
INVB6: (0 0) FALSE Inverter 0 { out: "tt6" { (32 88) north FALSE (32 2) south FALSE} in: "S2Out6" { (18 2) south FALSE (18 88) north FALSE}}
KNS5: (0 0) FALSE TSKNSPassgates 0 { RqOut: "RqOut5" { (118 88) north FALSE (122 2) south FALSE} NoRequest: "NoRequest" { (128 88) north FALSE (98 2) south FALSE} Keep: "Keep" { (18 88) north FALSE (18 2) south FALSE} Grant: "Grant5" { (6 2) south FALSE (6 88) north FALSE} lRequest: "lRequest5" { (52 88) north FALSE (110 2) south FALSE} PhB: "PhB" { (32 88) north FALSE (52 2) south FALSE} nPhA: "nPhA" { (74 2) south FALSE}}
MCDg2: (0 0) FALSE NAND 0 { out: "MCmdall" { (50 88) north FALSE (50 2) south FALSE} in2: "mcmdt3" { (34 88) north FALSE (34 2) south FALSE} in1: "mcmdt2" { (18 88) north FALSE (18 2) south FALSE}}
MCDi2: (0 0) FALSE Inverter 0 { out: "mcmdt7" { (32 88) north FALSE (32 2) south FALSE} in: "PhA" { (18 2) south FALSE (18 88) north FALSE}}
NVL2: (0 0) FALSE NonInvertingLatch 0 { Q: "nlRq2" { (8 2) south FALSE (8 88) north FALSE} D: "nRequest2" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhA" { (48 2) south FALSE (48 88) north FALSE}}
INVA7: (0 0) FALSE Inverter 0 { out: "lRequest7" { (32 88) north FALSE (32 2) south FALSE} in: "nlRq7" { (18 2) south FALSE (18 88) north FALSE}}
INVB7: (0 0) FALSE Inverter 0 { out: "tt7" { (32 88) north FALSE (32 2) south FALSE} in: "S2Out7" { (18 2) south FALSE (18 88) north FALSE}}
KNS6: (0 0) FALSE TSKNSPassgates 0 { RqOut: "RqOut6" { (118 88) north FALSE (122 2) south FALSE} NoRequest: "NoRequest" { (128 88) north FALSE (98 2) south FALSE} Keep: "Keep" { (18 88) north FALSE (18 2) south FALSE} Grant: "Grant6" { (6 2) south FALSE (6 88) north FALSE} lRequest: "lRequest6" { (52 88) north FALSE (110 2) south FALSE} PhB: "PhB" { (32 88) north FALSE (52 2) south FALSE} nPhA: "nPhA" { (74 2) south FALSE}}
MCDg3: (0 0) FALSE OAI 0 { out: "mcmdt3" { (6 88) north FALSE (6 2) south FALSE} ina1: "MCmdall" { (24 2) south FALSE (24 88) north FALSE} ino2: "mcmdt5" { (40 2) south FALSE (40 88) north FALSE} ino1: "PhA" { (56 2) south FALSE (56 88) north FALSE}}
NVL3: (0 0) FALSE NonInvertingLatch 0 { Q: "nlRq3" { (8 2) south FALSE (8 88) north FALSE} D: "nRequest3" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhA" { (48 2) south FALSE (48 88) north FALSE}}
PGDA0: (0 0) FALSE TSPGDNmos 0 { t2: "S2Out0" { (40 2) south FALSE (40 88) north FALSE} t3: "PhB" { (16 88) north FALSE (16 2) south FALSE} t1: "nlRq0" { (28 88) north FALSE (28 2) south FALSE}}
PGDB0: (0 0) FALSE TSPGDNmos 0 { t2: "NoGrant" { (40 2) south FALSE (40 88) north FALSE} t3: "PreGrant0" { (16 88) north FALSE (16 2) south FALSE} t1: "PhA" { (28 88) north FALSE (28 2) south FALSE}}
KNS7: (0 0) FALSE TSKNSPassgates 0 { RqOut: "RqOut7" { (118 88) north FALSE (122 2) south FALSE} NoRequest: "NoRequest" { (128 88) north FALSE (98 2) south FALSE} Keep: "Keep" { (18 88) north FALSE (18 2) south FALSE} Grant: "Grant7" { (6 2) south FALSE (6 88) north FALSE} lRequest: "lRequest7" { (52 88) north FALSE (110 2) south FALSE} PhB: "PhB" { (32 88) north FALSE (52 2) south FALSE} nPhA: "nPhA" { (74 2) south FALSE}}
MCDg4: (0 0) FALSE NAND 0 { out: "mcmdt5" { (50 88) north FALSE (50 2) south FALSE} in2: "mcmdt6" { (34 88) north FALSE (34 2) south FALSE} in1: "mcmdt2" { (18 88) north FALSE (18 2) south FALSE}}
NVL4: (0 0) FALSE NonInvertingLatch 0 { Q: "nlRq4" { (8 2) south FALSE (8 88) north FALSE} D: "nRequest4" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhA" { (48 2) south FALSE (48 88) north FALSE}}
PGDA1: (0 0) FALSE TSPGDNmos 0 { t2: "S2Out1" { (40 2) south FALSE (40 88) north FALSE} t3: "PhB" { (16 88) north FALSE (16 2) south FALSE} t1: "nlRq1" { (28 88) north FALSE (28 2) south FALSE}}
PGDB1: (0 0) FALSE TSPGDNmos 0 { t2: "NoGrant" { (40 2) south FALSE (40 88) north FALSE} t3: "PreGrant1" { (16 88) north FALSE (16 2) south FALSE} t1: "PhA" { (28 88) north FALSE (28 2) south FALSE}}
DualRL5*: (546 789) TRUE NIL 0 {}{(142 77) };
h42 v39 h2 v42 () () () ()
DualRL0*: (665 297) TRUE NIL 0 {}{(132 82) };
h35 v37 h34 v27 () () () ()
DualRL7*: (665 211) TRUE NIL 0 {}{(132 82) };
h31 v37 h35 v27 () () () ()
DualRL4*: (756 104) TRUE NIL 0 {}{(108 101) };
h32 v2 h31 v36 () () () ()
DualRL6*: (425 2) TRUE NIL 0 {}{(99 107) };
h1 v29 h27 v3 () () () ()
DualRL2*: (194 492) TRUE NIL 0 {}{(96 110) };
h3 v24 h20 v17 () () () ()
DualRL3*: (4 420) TRUE NIL 0 {}{(164 66) };
h9 v12 h3 v1 () () () ()
DualRL1*: (221 2) TRUE NIL 0 {}{(109 97) };
h1 v8 h8 v4 () () () ()
MCDg5: (0 0) FALSE NAND 0 { out: "mcmdt6" { (50 88) north FALSE (50 2) south FALSE} in2: "mcmdt7" { (34 88) north FALSE (34 2) south FALSE} in1: "mcmdt5" { (18 88) north FALSE (18 2) south FALSE}}
NVL5: (0 0) FALSE NonInvertingLatch 0 { Q: "nlRq5" { (8 2) south FALSE (8 88) north FALSE} D: "nRequest5" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhA" { (48 2) south FALSE (48 88) north FALSE}}
PGDA2: (0 0) FALSE TSPGDNmos 0 { t2: "S2Out2" { (40 2) south FALSE (40 88) north FALSE} t3: "PhB" { (16 88) north FALSE (16 2) south FALSE} t1: "nlRq2" { (28 88) north FALSE (28 2) south FALSE}}
PGDB2: (0 0) FALSE TSPGDNmos 0 { t2: "NoGrant" { (40 2) south FALSE (40 88) north FALSE} t3: "PreGrant2" { (16 88) north FALSE (16 2) south FALSE} t1: "PhA" { (28 88) north FALSE (28 2) south FALSE}}
bg1: (0 0) FALSE TSBiasGen 0 { BiasPlus: "BiasPlus" { (14 88) north FALSE (8 2) south FALSE} BiasMinus: "BiasMinus" { (78 88) north FALSE (66 2) south FALSE} Gnd: "Gnd" { (2 2) south FALSE (84 2) south FALSE} Vdd: "Vdd" { (2 88) north FALSE (84 88) east FALSE}}
VLPreA5*: (546 712) TRUE NIL 0 {}{(142 73) };
h43 v39 h42 v42 () () () ()
VLPreB5*: (546 635) TRUE NIL 0 {}{(142 73) };
h36 v39 h43 v42 () () () ()
VLPreA4*: (425 729) TRUE NIL 0 {}{(115 90) };
h41 v42 h40 v3 () () () ()
VLPreB4*: (425 635) TRUE NIL 0 {}{(115 90) };
h36 v42 h41 v3 () () () ()
GDTl2*: (803 213) TRUE NIL 0 {}{(61 164) };
h31 v2 h34 v37 () () () ()
VLPreA6*: (585 113) TRUE NIL 0 {}{(76 137) };
h27 v27 h26 v30 () () () ()
VLPreB6*: (528 2) TRUE NIL 0 {}{(97 107) };
h1 v28 h27 v29 () () () ()
VLPreB3*: (88 288) TRUE NIL 0 {}{(82 126) };
h4 v12 h9 v13 () () () ()
VLPreA3*: (2 288) TRUE NIL 0 {}{(82 126) };
h4 v13 h9 v1 () () () ()
VLPreA1*: (2 208) TRUE NIL 0 {}{(138 76) };
h6 v7 h4 v1 () () () ()
VLPreB1*: (2 129) TRUE NIL 0 {}{(138 75) };
h5 v7 h6 v1 () () () ()
GDTl1*: (146 131) TRUE NIL 0 {}{(69 151) };
h5 v4 h4 v7 () () () ()
VLPreB2*: (89 2) TRUE NIL 0 {}{(84 123) };
h1 v5 h5 v6 () () () ()
VLPreA2*: (2 2) TRUE NIL 0 {}{(83 123) };
h1 v6 h5 v1 () () () ()
NVL6: (0 0) FALSE NonInvertingLatch 0 { Q: "nlRq6" { (8 2) south FALSE (8 88) north FALSE} D: "nRequest6" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhA" { (48 2) south FALSE (48 88) north FALSE}}
PGDA3: (0 0) FALSE TSPGDNmos 0 { t2: "S2Out3" { (40 2) south FALSE (40 88) north FALSE} t3: "PhB" { (16 88) north FALSE (16 2) south FALSE} t1: "nlRq3" { (28 88) north FALSE (28 2) south FALSE}}
PGDB3: (0 0) FALSE TSPGDNmos 0 { t2: "NoGrant" { (40 2) south FALSE (40 88) north FALSE} t3: "PreGrant3" { (16 88) north FALSE (16 2) south FALSE} t1: "PhA" { (28 88) north FALSE (28 2) south FALSE}}
VLPreA15*: (505 113) TRUE NIL 0 {}{(76 137) };
h27 v30 h26 v31 () () () ()
VLPreB15*: (425 113) TRUE NIL 0 {}{(76 137) };
h27 v31 h26 v3 () () () ()
NVL7: (0 0) FALSE NonInvertingLatch 0 { Q: "nlRq7" { (8 2) south FALSE (8 88) north FALSE} D: "nRequest7" { (36 88) north FALSE (36 2) south FALSE} Clock: "PhA" { (48 2) south FALSE (48 88) north FALSE}}
PGDA4: (0 0) FALSE TSPGDNmos 0 { t2: "S2Out4" { (40 2) south FALSE (40 88) north FALSE} t3: "PhB" { (16 88) north FALSE (16 2) south FALSE} t1: "nlRq4" { (28 88) north FALSE (28 2) south FALSE}}
PGDB4: (0 0) FALSE TSPGDNmos 0 { t2: "NoGrant" { (40 2) south FALSE (40 88) north FALSE} t3: "PreGrant4" { (16 88) north FALSE (16 2) south FALSE} t1: "PhA" { (28 88) north FALSE (28 2) south FALSE}}
EndCoTab
EndTop